

# SystemC Lab Exercises for Virtual Prototype elective course

Version 0.8

#### **Table of Contents**

| 1    | C++ Lab Exercises                              | 3  |
|------|------------------------------------------------|----|
| 1.1  | Bank Account                                   | 3  |
| 1.2  | Add to Output                                  | 4  |
| 1.3  | Summable Array                                 |    |
| 2    | SystemC Lab Exercises                          | 6  |
| 2.1  | Logic Gates                                    | 6  |
| 2.2  | Half Adder                                     | 7  |
| 2.3  | Full Adder                                     | 8  |
| 2.4  | Decoder                                        | 9  |
| 2.5  | Encoder                                        |    |
| 2.6  | Multiplexer                                    | 10 |
| 2.7  | D Flipflop                                     | 11 |
| 2.8  | T Flipflop                                     | 11 |
| 2.9  | 8-bit Timer Counter Module – Cycle Accurate    | 12 |
| 2.10 | 8-bit Timer Counter Module – Event Based       | 14 |
| 2.11 | Memory Module                                  | 16 |
| 2.12 | Hello world example using TLM 2.0              | 17 |
| 2.13 | 8-bit Timer Counter Module with TLM2.0 sockets | 17 |
| 2.14 |                                                |    |
| 2.15 | ,                                              |    |

# 1 C++ Lab Exercises

#### 1.1 Bank Account

| Aim of the Experiment | Design a class named account, saving_account & current_account as below. It should satisfy the test cases(TC) mentioned in the main function.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Template code         | <pre>class account {};  class saving_account {};  double fixed_deposit_rate(account *ac) {     return (ac-&gt;type() == account::TYPE::SAVING) ? 6.5 : 4.0; }  void delete_account(account *ac) { delete ac; }  void print_saving_account(account *ac) {     if (/* type casting condition to print saving account only */) // Do not use ac-&gt;type() method     {         cout &lt;&lt; "holder : " &lt;&lt; ac-&gt;holder() &lt;&lt; endl;         cout &lt;&lt; "balance : " &lt;&lt; ac-&gt;balance() &lt;&lt; endl;         cout &lt;&lt; "finterest rate : " &lt;&lt; ac-&gt;interest_rate() &lt;&lt; endl;         cout &lt;&lt; "FD rates : " &lt;&lt; fixed_deposit_rate(ac) &lt;&lt; endl; } }  int main() {</pre> |
|                       | <pre>saving_account *s_ac = new saving_account("John"); s_ac-&gt;deposit(1000); s_ac-&gt;withdraw(100.30); print_saving_account(s_ac); delete_account(s_ac); cout &lt;&lt; endl;  current_account *c_ac = new current_account("Mathew"); c_ac-&gt;deposit(10); c_ac-&gt;withdraw(100.30); print_saving_account(c_ac); delete_account(c_ac); cout &lt;&lt; endl;  return EXIT_SUCCESS; }</pre>                                                                                                                                                                                                                                                                                                                                  |
| Expected Output       | holder: John balance: 899.7 interest rate: 4.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

|               | FD rates : 6.5 saving account of John deleted                                  |
|---------------|--------------------------------------------------------------------------------|
|               | current account of Mathew deleted                                              |
| Key Learnings | Inheritance Virtual Method Virtual Destructor Enumerated types C++ typecasting |

# 1.2 Add to Output

| Aim of the Experiment | To print the integer on output we generally use a statement like `cout << 5;`. Make `cout + 5;` statement to work as ` cout << 5;`. |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| Template code         | <pre>int main() {     // TC 1     cout + 5;      // TC 2     cout + 5.5f + "\nThis Works!";     return EXIT_SUCCESS; }</pre>        |
| Expected Output       | 55.5<br>This Works!                                                                                                                 |
| Key Learnings         | Operator overloading  How printing(i.e. cout statement) works internally in C++.                                                    |

# 1.3 Summable Array

| Aim of the Experiment | Design a class named array which works exactly like a primitive array. Except it has following extra functionality:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Provided code         | <pre>class array { }; int main() {     // TC 1     array<uint32_t, 5=""> arr1 = {1, 2, 3, 4, 5};      // TC 2     arr1[0] = 0;     assert(arr1[0] == 0);      // TC 3     array<uint32_t, 5=""> arr2 = {6, 7, 8, 9, 10};     array<uint32_t, 10=""> arr3 = arr1 + arr2;     assert(arr3.size() == 10);     assert((arr3 == array<uint32_t, 10="">{0, 2, 3, 4, 5, 6, 7, 8, 9, 10}));      // TC 4     array<uint32_t, 5=""> arr4;     arr4 = arr2 = arr1;     assert((arr4 == array<uint32_t, 5="">{0, 2, 3, 4, 5}));     assert((arr2 == array<uint32_t, 5="">{0, 2, 3, 4, 5}));     return EXIT_SUCCESS; }</uint32_t,></uint32_t,></uint32_t,></uint32_t,></uint32_t,></uint32_t,></uint32_t,></pre> |  |
| Expected Output       | Code compiles & assert statements pass                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| Key Learnings         | Operator (subscript, == & +) overloading Initializer list Template & Template Specialization Assignment operator Destructor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |

# 2 SystemC Lab Exercises

- All models should be implemented similar to the shown figure below.
- Device Under Test (DUT): Module developed
- Test Bench: Module create to configure DUT, route data over interface if needed. By definition, the Test Bench is a mirror model i.e., an sc\_in in the DUT will have to be bound to sc\_out in the Testbench.



#### 2.1 Logic Gates

| Objective     | Implement two input gates (NAND, NOR, AND, OR, XOR, XNOR) using SystemC                                                                                                                                                                        |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Requirements  | Input Ports  ➤ Boolean inputA, Boolean inputB  Output Ports  ➤ Boolean output                                                                                                                                                                  |
| Test Scenario | Use a testbench to update the input values and route the output to the testbench back to verify the behaviour of the DUT At time t, update values using <i>inputA</i> and <i>inputB</i> 0 ns : A = false, B = false 2 ns : A = false, B = true |

|               | 4 ns : A = true, B = false<br>6 ns : A = true, B = true                                                                                                                                                                                                                                                                                                                 |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pass Criteria | When the output matches respective gate model characteristic table as per give inputs (inputA, inputB) at every loop iteration                                                                                                                                                                                                                                          |
| Key Learnings | Test focussed on SystemC basics:  Provide Module definition:  SC_MODULE  class sc_module  sc_main  sc_start  sc_end  Use of boolean clock input port driven by sc_clock  Input and Output ports  sc_o sc_in  sc_out  SystemC Process:  SC_METHOD or SC_THREAD  Data types  Use of sc_signal  Port binding  Signal tracing with sc_trace  Testbench to DUT communication |
| Comments      | For more understanding on Logical gates functionality please refer this                                                                                                                                                                                                                                                                                                 |

# 2.2 Half Adder

| Objective     | Implement half adder adder using SystemC                                                                                                                                                                                                                                                        |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Requirements  | Input Ports  > Boolean inputA, Boolean inputB Output Ports  > Boolean outputSum, Boolean outputCarry                                                                                                                                                                                            |
| Test Scenario | <ol> <li>At time t, update values using inputA and inputB</li> <li>Observe the sum value reflected in outputSum, outputCarry</li> <li>Increment loop count</li> <li>If loop count is less than 4, at time t + delta, repeat above step #1</li> <li>If loop count is 5, exit the test</li> </ol> |

| Pass Criteria | When the <i>outputSum</i> , <i>outputCarry</i> matches half adder characteristic table as per given inputs ( <i>inputA</i> , <i>inputB</i> ) at every loop iteration |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Key Learnings | Same as Exercise 2.1                                                                                                                                                 |
| Comments      | For more understanding on Half Adder functionality please refer this                                                                                                 |

#### 2.3 Full Adder

| Objective     | Implement full adder adder using SystemC                                                                                                                                                                                                                                                                  |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Requirements  | Input Ports  ➤ Boolean inputA, Boolean inputB, Boolean inputC  Output Ports  ➤ Boolean outputSum, Boolean outputCarry                                                                                                                                                                                     |
| Test Scenario | <ol> <li>At time t, update values using inputA and inputB, inputC</li> <li>Observe the sum value reflected in outputSum, outputCarry</li> <li>Increment loop count</li> <li>If loop count is less than 15, at time t + delta, repeat above step #1</li> <li>If loop count is 16, exit the test</li> </ol> |
| Pass Criteria | When the <i>outputSum</i> , <i>outputCarry</i> matches half adder characteristic table as per given inputs ( <i>inputA</i> , <i>inputB</i> , <i>inputC</i> ) at every loop iteration                                                                                                                      |
| Key Learnings | Same as Exercise 2.1                                                                                                                                                                                                                                                                                      |
| Comments      | For more understanding on Full Adder functionality please refer this                                                                                                                                                                                                                                      |

#### 2.4 Decoder

| Objective     | Implement 2:4 Decoder using SystemC                                                                                                                                                                                                                                                                                                                                                                                 |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Requirements  | Input Ports  > Boolean inputA0  > Boolean inputA1  > Boolean EnableInput  Output Ports  > Boolean Y0  > Boolean Y1  > Boolean Y2  > Boolean Y3                                                                                                                                                                                                                                                                      |
| Test Scenario | <ol> <li>At time t, update values using A1,A0 with EnableInput = 1</li> <li>Observe the Output value reflected in Y3,Y2,Y1,Y0</li> <li>Increment loop count</li> <li>If loop count is less than 4, at time t + delta, repeat above step #1</li> <li>If loop count is 5, exit the test</li> <li>Repeat the above steps with EnableInput = 0, with EnableInput = 0, Output should to be in no change state</li> </ol> |
| Pass Criteria | <ol> <li>When EnableInput = 0, Output has to be all zero's irrespective of input.</li> <li>When EnableInput = 1, One of the output signals has to HIGH based on the A1 and A0 input value</li> </ol>                                                                                                                                                                                                                |
| Key Learnings | Same as Exercise 2.1 Enable and Disabling of the module                                                                                                                                                                                                                                                                                                                                                             |
| Comments      | For more understanding on Decoder functionality please refer this                                                                                                                                                                                                                                                                                                                                                   |

# 2.5 Encoder

| Objective    | Implement 4:2 Encoder using SystemC                                                                                               |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------|
| Requirements | Input Ports  Boolean Y0  Boolean Y1  Boolean Y2  Boolean Y3  Boolean EnableInput  Output Ports  Boolean inputA0  Boolean inputA1, |

| Test Scenario | <ol> <li>At time t, update values using Y3, Y2, Y1, Y0 with EnableInput = 1</li> <li>Observe the Output value reflected in A1,A0</li> <li>Increment loop count</li> <li>If loop count is less than 15, at time t + delta, repeat above step #1</li> <li>If loop count is 16, exit the test</li> <li>Repeat the above steps with EnableInput = 0, with EnableInput = 0, Output should to be in no change state</li> </ol> |  |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Pass Criteria | <ul> <li>3. Output A1,A0 value should be the index of the input index which is HIGH as that time</li> <li>4. In 4-input lines, one input-line has to be set to true at any time to get the respective binary code in the output side</li> </ul>                                                                                                                                                                          |  |
| Key Learnings | Same as Exercise 2.1 Enable and Disabling of the module                                                                                                                                                                                                                                                                                                                                                                  |  |
| Comments      | For more understanding on Encoder functionality please refer this                                                                                                                                                                                                                                                                                                                                                        |  |

# 2.6 Multiplexer

| Objective     | Implement 4:1 Multiplexer using SystemC                                                                                                                                                                                                                                                                                                                                       |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Requirements  | Input Ports  > Boolean inputA  > Boolean inputB  > Boolean inputC  > Boolean inputD  > Boolean inputCtrl0  > Boolean inputCtrl1  Output Ports  > Boolean outMux                                                                                                                                                                                                               |
| Test Scenario | <ol> <li>At time t, update values using inputA and inputB, inputC and inputD</li> <li>For all combinations of Ctrl lines, observe the value as selected by inputCtrl0 and inputCtrl1 reflected in outMux</li> <li>Increment loop count</li> <li>If loop count is less than 10, at time t + delta, repeat above step #1</li> <li>If loop count is 10, exit the test</li> </ol> |
| Pass Criteria | When the value at outMux matches the input line selected by inputCtrlx lines at every loop iteration                                                                                                                                                                                                                                                                          |

| Key Learnings | Same as Exercise 2.1                                                  |
|---------------|-----------------------------------------------------------------------|
| Comments      | For more understanding on Multiplexer functionality please refer this |

# 2.7 D Flipflop

| Objective     | Implement D flipflop using SystemC                                                                                                                                                                                                                                                            |  |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Requirements  | Input Ports  > Boolean D  > Boolean Clock Output Ports  > Boolean Q  > Boolean Qbar                                                                                                                                                                                                           |  |
| Test Scenario | <ol> <li>At time t, update values using D, clock         Observe the output value reflected in Q, Qbar</li> <li>Increment loop count</li> <li>If loop count is less than 10, at time t + delta, repeat above step #1</li> <li>If loop count is 10, exit the test</li> </ol>                   |  |
| Pass Criteria | <ol> <li>When Q, Qbar matches D flip flop characteristic table as per given inputs (D, clock) at every loop iteration</li> <li>The output should match the required characteristic table at clock edge but not at any other time instant other than clock edge (either pos or neg)</li> </ol> |  |
| Key Learnings | Use of boolean clock input port driven by sc_clock                                                                                                                                                                                                                                            |  |
| Comments      | For more understanding on D Flipflop functionality please refer this                                                                                                                                                                                                                          |  |

# 2.8 T Flipflop

| Objective     | Implement T flipflop using SystemC                                                                                                                                                                                                                          |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Requirements  | Input Ports  ➤ Boolean T  ➤ Boolean Clock  Output Ports  ➤ Boolean Q  ➤ Boolean Qbar                                                                                                                                                                        |
| Test Scenario | <ol> <li>At time t, update values using <i>T</i>, <i>clock</i>         Observe the output value reflected in <i>Q</i>, <i>Qbar</i></li> <li>Increment loop count</li> <li>If loop count is less than 10, at time t + delta, repeat above step #1</li> </ol> |

|               | 4. If loop count is 10, exit the test                  |
|---------------|--------------------------------------------------------|
| Pass Criteria | When Q, Qbar matches T flip flop characteristic table  |
|               | as per given inputs (T, clock) at every loop iteration |
| Key Learnings | Use of boolean clock input port driven by              |
|               | sc_clock                                               |
| Comments      | For more understanding on D Flipflop functionality     |

# 2.9 8-bit Timer Counter Module – Cycle Accurate

| Objective    | Implement 8-bit Timer Counter Module using SystemC                                                                                                                                                                                                                                                                                |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Requirements | Input Ports  > Boolean clock > Boolean reset > Uint address<8> > Uint data<8> > Boolean read_enable > Boolean write_enable Output Ports > Boolean interrupt0 (Active High Pulse Interrupt) > Boolean interrupt1 (Active High Pulse Interrupt)                                                                                     |
|              | Registers The module should also consists of couple of 8bit Special Function Registers(SFRs) to configure the Timer module. The register sets as defined as below:                                                                                                                                                                |
|              | 1. Timer control Register(CTRL) - Offset Address = 0x0  Reserved OV CMP EN                                                                                                                                                                                                                                                        |
|              | Obit - En - Timer Enable bit, where if you configure it to:  0 => Timer is disable and counter does not increment All register can still be read and written  1 => Timer is enabled and counter will increment normally. Timer counter will be incremented every clock cycle.                                                     |
|              | 1bit - CMP- Timer compare Interrupt Enable, where if you configure it to: 0 =>Compare interrupt is disabled 1 => Compare interrupt is enable. If enabled then whenever timer counter value reaches to compare value it will raise the interrupt line(Interrupt0).                                                                 |
|              | 2bit - OV - Overflow Interrupt Enable, where if you configure it to: 0 =>Overflow interrupt is disabled 1 => Overflow interrupt is enable. if timer counter value reaches to OxFF, in the next clock cycle it will update start counting from zero, and raise the interrupt line(Interrupt1) corresponding to overflow interrupt. |

|               | 2.                                                                                                                                                                                                                             | Timer Value Register - Offset Address :                                                                                                                                                                                                                                                                                                                                                                 | = 0x4                                                         |                                               |                            |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-----------------------------------------------|----------------------------|
|               |                                                                                                                                                                                                                                | 7                                                                                                                                                                                                                                                                                                                                                                                                       |                                                               |                                               | 0                          |
|               |                                                                                                                                                                                                                                | L This is a read only register, Whenever t incrementing value of this register.                                                                                                                                                                                                                                                                                                                         | imer is e                                                     | nabled it                                     | will start                 |
|               | 3.                                                                                                                                                                                                                             | Timer Compare Register - Offset Addre                                                                                                                                                                                                                                                                                                                                                                   | ess = 0x8                                                     |                                               |                            |
|               |                                                                                                                                                                                                                                | 7                                                                                                                                                                                                                                                                                                                                                                                                       |                                                               |                                               | 0                          |
|               |                                                                                                                                                                                                                                | Timer Compare Valu                                                                                                                                                                                                                                                                                                                                                                                      | ue                                                            |                                               |                            |
|               | This register can be used to store the comparison value for time counter register. If timer compare interrupt is enable, then it will assert an interrupt line INTO whenever timer value matches with the timer compare value. |                                                                                                                                                                                                                                                                                                                                                                                                         | ı it will                                                     |                                               |                            |
|               | 4.                                                                                                                                                                                                                             | Timer Interrupt status Register - Offset                                                                                                                                                                                                                                                                                                                                                                | Address                                                       | = 0xC                                         |                            |
|               |                                                                                                                                                                                                                                | 7                                                                                                                                                                                                                                                                                                                                                                                                       | 2 1                                                           | 0                                             | ı                          |
|               |                                                                                                                                                                                                                                | Reserved                                                                                                                                                                                                                                                                                                                                                                                                | OV<br>INTR                                                    | CMP<br>INTR                                   |                            |
|               |                                                                                                                                                                                                                                | This is a write one clear interrupt status enabled then whenever timer counter vocomparator value or an overflow occurs corresponding status bit if related interrupt will clear the corresponding interrupt                                                                                                                                                                                            | alue read<br>then it w                                        | ches a<br>vill update                         | e the                      |
| Test Scenario |                                                                                                                                                                                                                                | <ol> <li>This is an 8-bit incrementing counter which are used to represent the converflow of counter status</li> <li>It has a private 8-bit comparator that interrupt (interrupt0) when the time comparator value.</li> <li>Overflow event, i.e., whenever time the next increment counter will star raise an interrupt line(interrupt1) coninterrupt.</li> <li>The timer is clocked by CLK.</li> </ol> | mpare m<br>at is used<br>r has rea<br>er value r<br>t countin | atch and to asser ched the eaches C g from Ox | t an<br>0xFF, in<br>k0 and |
|               | Ne                                                                                                                                                                                                                             | gative Test Scenario: 5. The interrupt0/1 has to be logic low except when overflow or comparate                                                                                                                                                                                                                                                                                                         | or match                                                      | event is t                                    |                            |
| Pass Criteria |                                                                                                                                                                                                                                | <ol> <li>Registers set should be accessible</li> <li>Interrupt0 and Interrupt1 has to be<br/>and also needs to update correspo<br/>fields</li> </ol>                                                                                                                                                                                                                                                    | triggered                                                     | at expec                                      |                            |
| Key Learnings |                                                                                                                                                                                                                                | 1. Register implementations, config                                                                                                                                                                                                                                                                                                                                                                     | guration                                                      | and upd                                       | ate                        |

|          | 2. Raising interrupts from module 3. Cycle Accurate modelling                                                 |
|----------|---------------------------------------------------------------------------------------------------------------|
| Comments | For more understanding on Timer/Counter functionality please refer this and for register interface refer this |

#### 2.10 8-bit Timer Counter Module – Event Based

| Objective    | Implement Event based 8 bit Timer Counter Module using SystemC                                                                                                                                                                                                                                                                                                                                    |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Requirements | Input Ports  > sc_time inputClock (This will be configured with clock time period at which it should increment its counter and this time period value is provided by TB)  > Boolean reset  > Uint address<8>  > Uint data<8>  > Boolean read_enable  > Boolean write_enable  Output Ports  > Boolean interrupt0 (Active High Pulse Interrupt)  > Boolean interrupt1 (Active High Pulse Interrupt) |
|              | Registers The module should also consists of couple of 8bit Special Function Registers(SFRs) to configure the Timer module. The register sets as defined as below:  2. Timer control Register(CTRL) - Offset Address = 0x0                                                                                                                                                                        |
|              | Reserved OV CMP EN                                                                                                                                                                                                                                                                                                                                                                                |
|              | Obit - En - Timer Enable bit, where if you configure it to:  0 => Timer is disable and counter does not increment All register can still be read and written  1 => Timer is enabled and counter will increment normally. Timer counter will be incremented every clock cycle.  1bit - CMP- Timer compare Interrupt Enable, where if you configure it to:                                          |
|              | 0 =>Compare interrupt is disabled 1 => Compare interrupt is enable. If enabled then whenever timer counter value reaches to compare value it will raise the interrupt line(Interrupt0).                                                                                                                                                                                                           |
|              | 2bit - OV - Overflow Interrupt Enable, where if you configure it to: 0 =>Overflow interrupt is disabled 1 => Overflow interrupt is enable. if timer counter value reaches to OxFF, in the next clock cycle it will update start counting from zero, and raise the interrupt line(Interrupt1) corresponding to overflow interrupt.                                                                 |

Timer Value Register - Offset Address = 0x4 0 This is a read only register, Whenever timer is enabled it will start incrementing value of this register. 4. Timer Compare Register - Offset Address = 0x8 7 0 Timer Compare Value This register can be used to store the comparison value for timer counter register. If timer compare interrupt is enable, then it will assert an interrupt line INTO whenever timer value matches with the timer compare value. Timer Interrupt status Register - Offset Address = 0xC 0 CMP OV Reserved INTR INTR This is a write one clear interrupt status register. If timer is enabled then whenever timer counter value reaches a comparator value or an overflow occurs then it will update the corresponding status bit if related interrupt is enabled. Writing a 1 will clear the corresponding interrupt Test Scenario Implement the 8-bit Timer Counter Module with event-based approach: 1. The timer model should not have the pin for the clock. 2. The timer should not count/increment at every clock edge, rather we should apply the mathematical formulas to calculate when the interrupts will be generated. that means increment should not be sensitive to the clock. 3. The testbench should remain the same, only the clock pin will be removed. 4. You should get exactly the same output, which means functionality will be the same. 5. Note down how much wall clock time is consumed by the simulation. 6. Run both implementations of models, and check the difference in the wall clock time elapsed for simulating the same amount of simulation time. And conclude your decision. Note: Timer module has to clear the interrupts (interrupt0 and interrupt1) (once it is set to due to trigger condition) after one cycle of the input time interval

|               | Negative Test Scenario:  1. The Interrupt0/1 has to be logic low in entire simulation time                                                                                                    |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               | except when overflow or comparator match event is triggered                                                                                                                                   |
| Pass Criteria | Modelling the timer module by using sc_time and not the bool clock     Registers set should be accessible from TB     Interrupt0 and Interrupt1 has to be triggered at expected time          |
|               | and also needs to update corresponding status register bit fields                                                                                                                             |
| Key Learnings | Event Based Modelling     Raising/Toggling the Interrupts using input sc_time clock period as reference (Without Boolean clock)                                                               |
| Comments      | For more understanding on Timer/Counter functionality please refer this and for register interface refer this (This is just for general understanding purpose not for the scope of modelling) |

# 2.11 Memory Module

| Objective     | Implement 1KB of Memory module using SystemC                                                                                                                                                                                                                                                                                              |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Requirements  | Input Ports:  > Unsigned int address<32> Boolean read_or_write_en (0 -> read, 1 -> write) Inout Ports:  > Unsigned int data<32>                                                                                                                                                                                                           |
|               | Develop the memory model (Size: 1 KB) by using dynamic memory allocation Assume it has 32-bit data lines, 32-bit address lines, read_en / write_en line, reset_n line                                                                                                                                                                     |
| Test Scenario | In the testbench, do the following:  1. Read the 1 KB of data from a file and store in internal buffer buff1  2. Start the following at 10 ns  3. Write this entire data from the testbench to memory model  4. Read the entire data from memory model to testbench and store in another temporary buffer buff2  5. Compare buff1 & buff2 |
| Pass Criteria | Memory module should be able to read and write                                                                                                                                                                                                                                                                                            |
| Key Learnings | <ol> <li>buff1 and buff2 content should match</li> <li>Memory implementation</li> <li>Read and write to memory</li> <li>Inout interface</li> </ol>                                                                                                                                                                                        |

| Comments |  |
|----------|--|
|          |  |

# 2.12 Hello world example using TLM 2.0

| Objective     | Implement simple Hello world example using TLM 2.0 concepts using b_transport call                                                                                                                                                                                                                                                                                                      |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Requirements  | Initiator Module Interface (TB)  Implication initiator_socket <> InitSocket_  Target Module Interface (DUT)  Implication interface (b_transport)  Loosely Timed(LT)/Blocking interface (b_transport)  has to be supported by target module                                                                                                                                              |
| Test Scenario | <ol> <li>InitSocket_ of Initiator module and TargetSocket_ of Target module has to be binded using bind method</li> <li>Initiator will make a call to b_transport with some delay</li> <li>Target side calls a method that will print "Hello World" whenever there is a message from the Initiator</li> <li>Optionally perform "wait" of said delay time units in the target</li> </ol> |
| Pass Criteria | Perform a call from initiator socket and print "Hello world" as the call reaches the target socket                                                                                                                                                                                                                                                                                      |
| Key Learnings | <ol> <li>TLM 2.0 initiator socket</li> <li>TLM 2.0 target socket</li> <li>b_transport</li> </ol>                                                                                                                                                                                                                                                                                        |
| Comments      | For more understanding on sockets and Blocking transport (b_tansport) please refer_this (This is just for general understanding purpose not for the scope of modelling exercise)                                                                                                                                                                                                        |

#### 2.13 8-bit Timer Counter Module with TLM2.0 sockets

| Objective    | Implement Event based 8-bit Timer Counter Module using TLM2.0 Sockets i.e., (TLM Initiator Sockets and TLM Target Sockets)                                                                                                                                         |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Requirements | Input Ports  ➤ sc_time <i>inputClock</i> (This will be configured with clock time period at which it should increment its counter and this time period value is provided by TB)  ➤ Boolean <i>reset</i> ➤ Boolean <i>read_enable</i> ➤ Boolean <i>write_enable</i> |

|        | tlm_ta | rget_so | cket<> s | sfrTarge | etSocket |
|--------|--------|---------|----------|----------|----------|
| Output | Ports  |         |          |          |          |

- Boolean interrupt0 (Active High Pulse Interrupt)
- Boolean interrupt1 (Active High Pulse Interrupt)

sfrTargetSocket has to be used to configure and access the Timer/Counter SFR registers using b\_transport calls

#### Registers

The module should also consists of couple of 8bit Special Function Registers(SFRs) to configure the Timer module. The register sets as defined as below:

3. Timer control Register(CTRL) - Offset Address = 0x0

| Reserved | ov | CMP | EN |
|----------|----|-----|----|
|----------|----|-----|----|

Obit - En - Timer Enable bit, where if you configure it to:

0 => Timer is disable and counter does not increment All register can still be read and written

1 => Timer is enabled and counter will increment normally. Timer counter will be incremented every clock cycle.

1bit - CMP- Timer compare Interrupt Enable, where if you configure it to:

0 =>Compare interrupt is disabled

1 => Compare interrupt is enable.

If enabled then whenever timer counter value reaches to compare value it will raise the interrupt line(Interrupt0).

2bit - OV - Overflow Interrupt Enable, where if you configure it to:

0 =>Overflow interrupt is disabled

1 => Overflow interrupt is enable.

if timer counter value reaches to OxFF, in the next clock cycle it will update start counting from zero, and raise the interrupt line(Interrupt1) corresponding to overflow interrupt.

4. Timer Value Register - Offset Address = 0x4

| 7 | 0 |
|---|---|
|   |   |
| 1 |   |
|   |   |

This is a read only register, Whenever timer is enabled it will start incrementing value of this register.

Timer Compare Register - Offset Address = 0x8

| 7 |                     | 0 |
|---|---------------------|---|
|   | Timer Compare Value |   |

This register can be used to store the comparison value for timer counter register. If timer compare interrupt is enable, then it will assert an interrupt line INTO whenever timer value matches with the timer compare value.

6. Timer Interrupt status Register - Offset Address = 0xC



This is a write one clear interrupt status register. If timer is enabled then whenever timer counter value reaches a comparator value or an overflow occurs then it will update the corresponding status bit if related interrupt is enabled. Writing a 1 will clear the corresponding interrupt

NOTE: Timer module should support for b\_transport interface through which registers access are handled.

Testbench related info:

- 1. Testbench Interface
  - tlm\_initiator\_socket<> tblnitiatorSocket
- 2. TB has to access the Timer module through its initiator socket to target socket of Timer module
- 3. All Timer module register access by TB has to be done by b\_transport call and transaction related info (such as read/write command, address, data pointer) should be passed using tlm\_generic\_payload

#### **Test Scenario**

Implement the 8-bit Timer Counter Module with event-based approach:

- 1. The timer model should not have the pin for the clock.
- The timer should not count/increment at every clock edge, rather
  we should apply the mathematical formulas to calculate when the
  interrupts will be generated. that means increment should not be
  sensitive to the clock.
- Timer modules registers should be accessed via b\_transport calls only
- 4. The testbench should remain the same, only the clock pin will be removed.
- 5. You should get exactly the same output, which means functionality will be the same.
- 6. Note down how much wall clock time is consumed by the simulation.
- 7. Run both implementations of models, and check the difference in the wall clock time elapsed for simulating the same amount of simulation time. And conclude your decision.

Negative Test Scenario:

|               | 1. The Interrupt0/1 has to be logic low in entire simulation time                                                                                                                                                                          |  |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|               | except when overflow or comparator match event is triggered                                                                                                                                                                                |  |
| Pass Criteria | Model the timer module by using sc_time and not the bool                                                                                                                                                                                   |  |
|               | clock  2. Registers set should be accessible from TB via b_transport call                                                                                                                                                                  |  |
|               | <ol> <li>Interrupt0 and Interrupt1 has to be triggered at expected time<br/>and also needs to update corresponding status register bit<br/>fields</li> </ol>                                                                               |  |
| Key Learnings | TLM 2.0 initiator socket                                                                                                                                                                                                                   |  |
|               | 2. TLM 2.0 target socket                                                                                                                                                                                                                   |  |
|               | 3. tlm_generic_payload usage                                                                                                                                                                                                               |  |
| Comments      | For more understanding on Timer/Counter functionality please refer this and for register interface refer this (This is just for general understanding purpose not for the scope of modelling)                                              |  |
|               | Optional: Update the same model to support Fastly Timed (FT) Interface/Non-Blocking (nb_transport) to configure the Timer SFRs via TB, just remember in such case TB should also needs to support FT interface i.e., backward path methods |  |

# 2.14 Memory Module using TLM2.0 Sockets

| Objective     | Implement 1KB of Memory module using TLM2.0 Sockets i.e., (TLM Target Sockets for Memory module access) via b_transport, transport_dbg and get_direct_mem_ptr call |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Requirements  | Memory Module Interfaces:  > tlm_target_socket<> mem_target_socket  Develop the memory model (Size: 1 KB) by using dynamic memory allocation                       |
|               | Implement Forward path methods in Memory module i.e., Loosely Timed interface - b_transport, Debug Interface - transport_dbg DMI - get_direct_mem_ptr              |
|               | Testbench Inetrface-  ➤ tlm_initiator_socket<> tb_initiator_socket                                                                                                 |
|               | TB has to access i.e., read and write of Memory module through Initiator socket of TB and target socket of Memory by having b_transport and transport_dbg calls    |
| Test Scenario | In the testbench, do the following:  1. Read the 1 KB of data data from a file and store in internal buffer buff1  2. Start the following at 10 ns                 |

#### 2.15 **UART Serial Communication Module**

| Objective    | Implement simple UART communication Module to transmit and receive data serially                                                                                                                                                                                       |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Requirements | UART Interfaces and Ports:  > tlm_target_socket<> uart_sfr_target_socket > Boolean uart_tx > Boolean uart_rx                                                                                                                                                           |
|              | Implement Loosely Timed interface ( <b>b_transport</b> ) in UART module to access the UART SFR registers                                                                                                                                                               |
|              | Testbench Inetrface-  > tlm_initiator_socket<> tb_initiator_socket  > Boolean uart_rx  > Boolean uart_tx  UART Register Set (All are 32-bit registers and Default/Reset Value of registers is 0x0)  1. Control Register (CTRL) – Offset Address = 0x0  > Bit0 – Enable |
|              | <ul> <li>0 = UART module is disabled (Transmission and reception is disabled)</li> <li>1 = UART module is disabled (Transmission and reception is disabled)</li> </ul>                                                                                                 |

|               | ≥ Rit1 to Rit5   Data Format Langth                                                                                                                                     |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               | <ul> <li>Bit1 to Bit5 – Data Format Length</li> <li>Provides the length of data</li> <li>which needs to be</li> <li>sent/receive in one data</li> <li>packet</li> </ul> |
|               | Packet  ➤ Bit6 – Start Transfer                                                                                                                                         |
|               | o 1 = Starts the transmission of                                                                                                                                        |
|               | data configured in                                                                                                                                                      |
|               | Transmit_Data_Register(of                                                                                                                                               |
|               | length and baudrate provided                                                                                                                                            |
|               | in CTRL register)                                                                                                                                                       |
|               | Bit7 to Bit15 - Reserved                                                                                                                                                |
|               | ➤ Bit16 to Bit31 – Baudrate                                                                                                                                             |
|               | <ul> <li>Provides the rate at which</li> </ul>                                                                                                                          |
|               | data has to be sent or received                                                                                                                                         |
|               | Received Data Register(RxData Reg) –                                                                                                                                    |
|               | Offset Address = 0x4 (Read only register)                                                                                                                               |
|               | ➢ Bit0 to Bit15 – Data                                                                                                                                                  |
|               | <ul> <li>Last data that UART module</li> </ul>                                                                                                                          |
|               | received via uart_rx                                                                                                                                                    |
|               | <ul> <li>Bit16 to Bit31 – Reserved</li> <li>Transmit Data Register (TxData Register) –</li> </ul>                                                                       |
|               | Offset Address = 0x8                                                                                                                                                    |
|               | ➤ Bit0 to Bit15 – Data                                                                                                                                                  |
|               | <ul> <li>Data that needs to transmitted</li> </ul>                                                                                                                      |
|               | from UART module via uart_tx                                                                                                                                            |
|               | (at length and baudrate                                                                                                                                                 |
|               | configured in CTRL register)                                                                                                                                            |
|               | when                                                                                                                                                                    |
|               | CTRL.START_TRANSFER bit                                                                                                                                                 |
|               | is set                                                                                                                                                                  |
|               | Bit16 to Bit31 - Reserved                                                                                                                                               |
|               |                                                                                                                                                                         |
|               |                                                                                                                                                                         |
| Test Scenario | In TB do the following steps:                                                                                                                                           |
|               | Configure the UART modules SFR using                                                                                                                                    |
|               | b_transport call                                                                                                                                                        |
|               | Configure Data format length, Baudrate for the data transmission                                                                                                        |
|               | Configure the data to be sent                                                                                                                                           |
|               | 4. Configure the UART to start the data transfer                                                                                                                        |
|               | 5. Read the data received from UART.uart_tx                                                                                                                             |
|               | out port via TB.uart_rx in port and check                                                                                                                               |
|               | whether data received by TB is same as configured                                                                                                                       |
|               | 6. Transmit some data from TB.tx to                                                                                                                                     |
|               | UART.uart_rx with length and baudrate                                                                                                                                   |
|               | configured in step2                                                                                                                                                     |
|               | 7. Read the Received Data register and the                                                                                                                              |
|               | data with data sent                                                                                                                                                     |
|               |                                                                                                                                                                         |

#### SystemC Lab Exercises for Virtual Prototype elective course

| Pass Criteria | UART module should be able to send and receive configured data properly with configured data format length and baudrate |
|---------------|-------------------------------------------------------------------------------------------------------------------------|
| Key Learnings | Serial Communication Implementation                                                                                     |
| Comments      |                                                                                                                         |